# **Utilizing the Seven Segment Display on a Nexys2 Board**

Vincent Martin TUID: 913012274 ECE 2613

Lab #: 3 (9/13/2012)

#### Introduction:

The objective of this lab is to utilize our understanding of Verilog and the Sum of Products method to create a Verilog module that will use input based on switches to drive the seven segment display built into our Xilinx test board, test it, and finally implement it on the board itself.

# The Theory of our Seven Segment Display:

To drive the display we will need to create a module that has two inputs. One being a 4 bit bus that will represent the 4 switches we are using to to create binary numbers. The second input will be the 1 bit status of a 5th switch. These inputs will result in an output of 7 bits into the seg out bus.

When the 5th switch is on and the remaining 4 switches are set the end user will be able to control what gets sent to the seven segment display components by the seg\_out bus. Otherwise we will see no display if the 5th switch is off.

# Applying the Theory to Hardware:

In order to transfer our understanding of theory to our Nexys2 hardware board we will have to write a Verilog code module that represents the block diagram seen in figure 1.

#### Module Description:

- Input
  - bcd in: 4 bit mapped to switches 0 to 3 on the board.
  - display on: 1 bit mapped to switch 4 on the board.
- Output
  - seg\_out: 7 bit mapped to each particular segment of the seven segment display as seen in figure 2.

Figure 1 : Block diagram for the svn\_seg\_decoder



Figure 2: Seven Segment Display Diagram



Additionally we will want to implement a testing module based on Figure 3. This scheme will utilize a .txt file, based on our truth table, which will allow us to test all of our expected outcomes. This text file will be included in the lab report.

tb\_svn\_seg\_decoder

uut

svn\_seg\_decoder

bcd\_in

seg\_out

7

tb\_svn\_seg\_decoder.txt

Figure 3: Testing methods

#### **Procedure:**

# Create the Truth Table and Formula

- 1. Create a truth table for our module (figure 4).
- 2. Calculate the equations that will result in seg\_out lighting the appropriate segments in regards to the input of bcd\_in and display on.
- 3. Use the results of the truth table to create a Equations found below in Figure 5.

# <u>Implement the Design in Software</u>

- 1. Make a secure connection to electro9.eng.temple.edu using the no machine client.
- 2. Once terminal opens on the local workstation type the 'remote\_xilinx.sh' shell command to launch the ISE development environment.
- 3. Open the lab3 seven segment project in ~/Xilinx/lab3/ directory.
- Modify the svn\_seg\_out.v source code to implement your algorithm by navigating to
  - View: Implementation
    - \_ xc3s500e-4f6320
- 5. Save all files.

# Prepare for Testing the Design

- Modify the tb\_svn\_seg\_out.txt testing to suit the needs of our truth table by navigating to
  - View: Implementation
- 2. Modify the tb\_svn\_seg\_out.txt file to contain all possible input bit combinations.
- 3. Modify the tb\_svn\_seg\_out.txt to contain all expected output bit combinations.
- 4. Save all files.

# Test the Design with iSim

- 1. Switch to Simulation mode by clicking on
  - a. View:Simulation
    - i. Xc3s500e-4fq320.
    - ii. Tb svn seg out
- 2. Run iSim simulator by clicking on
  - a. iSim Simulator
  - b. Right click Simulate Behavioral Model and then run.
- 3. Once iSim runs, verify that the Mismatch—index messages match what you are expecting in your test bench text file.
- 4. If the results are not what you expect either edit your module code or your test bench code and then attempt to test again.
- 5. If the results are what you expected move on to the Compile to .bit file step.

# Compile to .bit file

- 1. Compile to .bit file by navigating to
  - a. Implementation

- i. Xc3s500e-4g320
  - 1. Lab3 top io wrapper
    - a. Implement design
    - b. Generation programming file

### Transfer .bit file to Board

- 1. Use your favorite network transfer program to move the .bit file from the development server to your local workstation.
- 2. Plug the board into USB port.
- 3. Launch the Digilent Adept application on your local workstation.
- 4. Click the config tab.
- 5. Click on browse by the PROM icon.
- 6. Select your transferred .bit file.
- 7. Click program.
- 8. Once complete press the reset button on the board.
- 9. Test your outcome physically on the board to make sure that it matches expectations.

### **Results:**

Below you will find the truth table and equation representing our seven segment display. The results on the physical board matched what was expected from the truth table.

Display **BCD IN** Display\_ON bcd\_in[3] seg\_out[6] seg\_out[5] seg\_out[4] seg\_out[3] seg\_out[2] seg\_out[1] 0 0 0 0 0 O 

Figure 4: Truth Table

# <u>Create Equation that Satisfies the Truth Table:</u>

Each bit of the seg\_out bus will need its own equation utilizing an AND statement and then a sum of products. Each of these equations will have to be determined based on what is in the truth table and then converted to Verilog code. The Verilog code can be found in the source code section of this lab report.

Below are the equations that we will use to control each of the segments in the seven segment display. When these are equal to '1' the board will then light up that particular segment. The combination of these will form the number we request with our bcd in switches.

Figure 5: Verilog Equations

```
Seg out[6] =
      (Display On)
      (bcd in[3]' bcd in[2]' bcd in[1] bcd in[0]') +
      (bcd in[3]' bcd in[2]' bcd in[1] bcd in[0]) +
      (bcd in[3]\` bcd in[2]\` bcd in[1]\` bcd in[0]\`) +
      (bcd in[3] bcd in[2] bcd in[1] bcd in[0]) +
      (bcd in[3]` bcd in[2] bcd in[1] bcd in[0]`) +
      (bcd in[3] bcd in[2] bcd in[1] bcd in[0]) +
      (bcd in[3] bcd in[2] bcd in[1] bcd in[0])
seg out[5] =
      (display on)
      (bcd in[3]' bcd in[2]' bcd in[1]'
                                        bcd in[0]') +
      (bcd in[3]' bcd in[2]' bcd in[1]'
                                         bcd in[0] +
      (bcd in[3]' bcd in[2]' bcd in[1]
                                         bcd in[0]) +
      (bcd in[3]' bcd in[2] bcd in[1]'
                                        bcd in[0]') +
      (bcd in[3]' bcd in[2] bcd in[1]'
                                         bcd in[0]) +
      (bcd_in[3]' bcd_in[2] bcd_in[1]
                                        bcd in[0]') +
      (bcd in[3]' bcd in[2] bcd in[1]
                                        bcd in[0]) +
      (bcd in[3] bcd in[2]' bcd in[1]' bcd in[0]') +
      (bcd in[3] bcd in[2]' bcd in[1]'
                                        bcd in[0])
```

```
seg out[4] =
     (display on)
     (bcd_in[3]' bcd in[2]'
                             bcd in[1]'
                                         bcd in[0]') +
     (bcd in[3]' bcd in[2]'
                             bcd in[1]'
                                          bcd in[0]) +
     (bcd in[3]' bcd in[2]'
                              bcd in[1]
                                         bcd in[0]') +
     (bcd_in[3]' bcd_in[2]'
                              bcd in[1]
                                          bcd in[0]) +
     (bcd in[3]' bcd in[2]
                             bcd in[1]'
                                         bcd in[0]') +
     (bcd in[3]' bcd in[2]
                              bcd in[1]
                                          bcd in[0]) +
     (bcd in[3] bcd in[2]'
                             bcd in[1]'
                                         bcd in[0]') +
     (bcd in[3] bcd in[2]'
                             bcd in[1]'
                                         bcd in[0])
seg out[3] =
     (display on)
                             bcd in[1]'
                                         bcd in[0]') +
     (bcd in[3]' bcd in[2]'
     (bcd in[3]' bcd in[2]'
                              bcd in[1]
                                         bcd in[0]') +
     (bcd in[3]' bcd in[2]'
                              bcd in[1]
                                          bcd in[0]) +
     (bcd in[3]' bcd in[2]
                             bcd in[1]'
                                          bcd in[0]) +
                              bcd in[1]
     (bcd in[3]' bcd in[2]
                                         bcd in[0]') +
     (bcd in[3]' bcd in[2]
                              bcd in[1]
                                          bcd in[0]) +
     (bcd in[3] bcd in[2]'
                             bcd in[1]'
                                         bcd in[0]') +
     (bcd in[3] bcd in[2]'
                             bcd in[1]'
                                         bcd in[0])
seg out[2] =
     (display on)
     (bcd in[3]' bcd in[2]'
                             bcd in[1]'
                                         bcd in[0]') +
                  bcd in[2]
                             bcd in[1]'
     (bcd in[3]'
                                         bcd in[0]') +
     (bcd in[3]'
                  bcd in[2]
                             bcd in[1]'
                                          bcd in[0]) +
     (bcd in[3]' bcd in[2]
                              bcd in[1] bcd in[0]^{\prime}) +
     (bcd in[3] bcd in[2]'
                             bcd in[1]'
                                         bcd in[0]') +
     (bcd in[3] bcd in[2]'
                             bcd in[1]'
                                         bcd in[0])
seg out[1] =
     (display on)
     (bcd in[3]' bcd in[2]'
                             bcd in[1]'
                                         bcd in[0]') +
     (bcd in[3]' bcd in[2]'
                              bcd in[1] bcd in[0]^{\prime}) +
     (bcd in[3]' bcd in[2]
                              bcd in[1]
                                         bcd in[0]') +
                                         bcd in[0]')
     (bcd in[3] bcd in[2]'
                             bcd in[1]'
```

```
)
seq out[0] =
     (display on)
     (bcd in[3]' bcd in[2]'
                            bcd in[1]'
                                        bcd in[0]') +
     (bcd in[3]' bcd in[2]'
                             bcd in[1]
                                        bcd in[0]') +
     (bcd in[3]' bcd in[2]'
                                        bcd in[0]) +
                             bcd in[1]
     (bcd in[3]' bcd in[2]
                            bcd in[1]'
                                         bcd in[0]) +
     (bcd in[3]' bcd in[2]
                             bcd in[1] bcd in[0]') +
     (bcd in[3] bcd in[2]'
                           bcd in[1]' bcd in[0]') +
     (bcd in[3] bcd in[2]'
                           bcd in[1]'
                                        bcd in[0])
```

#### **Discussion:**

This was a good step up from the previous lab. I feel that this lab gave me a better feel for how things are connected together in this language. Also, it gave me experience in a slightly more complex system design.

In particular the experience has cemented in my mind how all of this runs in parallel. It did not matter what order any of my assign statements were in because they are essentially all acted on at the identical time within which would be controlled by a clock setting within the chip.

Initially I had problems getting the lights to work properly. I now know that this was because I was being lazy. I should have not tried to implement a design before its test bed module is complete. What I thought would be easy to test manually turned into quite a lot of labor until I utilized the test bed. In the future I will always do the test bed first.

The svn\_seg\_module could have been designed in a few different ways. One of those was to assign a wire instance to a name, for example 'p#' and then assign that each particular combination of bcd\_in. This would have saved me some typing and saved me the effort of having huge blocks of verilog code.

#### **Source Code:**

Please see attached documents.

# **SVN\_SEG\_DECODER.V** module code

```
`timescale 1ns / 1ps
// Company: Vinceco
// Engineer: Vincent Martin
//
// Create Date: 18:16:21 09/11/2012
// Design Name: seven segment decoder module
// Module Name: svn seg decoder
// Project Name: lab 03 seven segment decoder
// Target Devices: xilinx board
// Tool versions:
// Description: Take in 4 bits as a descriptor of the number you want to
show and also
// 1bit as an on/off switch and then output the appropriate signal to
drive
// the seven segment display.
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module svn seg decoder(
  input [3:0] bcd in,
  input display on,
  output [6:0] seg out
  );
/*
  Note about how this was done
I think that it might have been easier to create a variable for each
particular combination possibility of our bcd in[3] through bcd in[0]
and do the logic that way. So that I could make all of my crazy
assign seg out[#] logic blocks smaller.
```

This would have made it a little more easy to read I think, however, this way works just as well. But it can be kind of confusing to read and error prone to type.

```
*/
// code to calculate our output goes here.
assign seg out[6] =
      (display on) &
      (~bcd in[3] & ~bcd in[2] & bcd in[1] & ~bcd in[0]) |
      (\sim bcd in[3] \& \sim bcd in[2] \& bcd in[1] \& bcd in[0]) |
      (~bcd in[3] & bcd in[2] & ~bcd in[1] & ~bcd in[0]) |
      (~bcd in[3] & bcd in[2] & ~bcd in[1] & bcd in[0]) |
      (~bcd in[3] & bcd in[2] & bcd in[1] & ~bcd in[0]) |
      (bcd in[3] & ~bcd in[2] & ~bcd in[1] & ~bcd in[0]) |
      ( bcd in[3] & ~bcd in[2] & ~bcd in[1] & bcd in[0])
      ):
assign seg out[5] =
      (display on) &
      (~bcd in[3] & ~bcd in[2] & ~bcd in[1] & ~bcd in[0]) |
      (~bcd in[3] & ~bcd in[2] & ~bcd in[1] & bcd in[0]) |
      (~bcd in[3] & ~bcd in[2] & bcd in[1] & bcd in[0]) |
      (~bcd in[3] & bcd in[2] & ~bcd in[1] & ~bcd in[0]) |
      (~bcd in[3] & bcd in[2] & ~bcd in[1] & bcd in[0]) |
      (~bcd in[3] & bcd in[2] & bcd in[1] & ~bcd in[0]) |
      (~bcd in[3] & bcd in[2] & bcd in[1] & bcd in[0]) |
      (bcd in[3] & ~bcd in[2] & ~bcd in[1] & ~bcd in[0]) |
      ( bcd_in[3] & ~bcd in[2] & ~bcd in[1] & bcd in[0])
     );
assign seg out[4] =
      (display on) &
      (~bcd in[3] & ~bcd in[2] & ~bcd in[1] & ~bcd in[0]) |
      (~bcd in[3] & ~bcd in[2] & ~bcd in[1] & bcd in[0]) |
      (~bcd in[3] & ~bcd in[2] & bcd in[1] & ~bcd in[0]) |
      (~bcd in[3] & ~bcd in[2] & bcd in[1] & bcd in[0]) |
      (~bcd in[3] & bcd in[2] & ~bcd in[1] & ~bcd in[0]) |
      (~bcd in[3] & bcd in[2] & bcd in[1] & bcd in[0]) |
      (bcd in[3] & \simbcd in[2] & \simbcd in[1] & \simbcd in[0]) |
```

```
(bcd in[3] & ~bcd in[2] & ~bcd in[1] & bcd in[0])
     );
assign seg out[3] =
     (display on) &
     (~bcd in[3] & ~bcd in[2] & ~bcd in[1] & ~bcd in[0]) |
     (~bcd in[3] & ~bcd in[2] & bcd in[1] & ~bcd in[0]) |
     (~bcd in[3] & ~bcd in[2] & bcd in[1] & bcd in[0]) |
     (~bcd in[3] & bcd in[2] & ~bcd in[1] & bcd in[0]) |
     (~bcd in[3] & bcd in[2] & bcd in[1] & ~bcd in[0]) |
     (~bcd in[3] & bcd in[2] & bcd in[1] & bcd in[0]) |
     (bcd in[3] & ~bcd in[2] & ~bcd in[1] & ~bcd in[0]) |
     ( bcd in[3] & ~bcd in[2] & ~bcd in[1] & bcd in[0])
     ):
assign seg out[2] =
     (display on) &
     (~bcd in[3] & ~bcd in[2] & ~bcd in[1] & ~bcd in[0]) |
     (~bcd in[3] & bcd in[2] & ~bcd in[1] & ~bcd in[0]) |
     (~bcd in[3] & bcd in[2] & ~bcd in[1] & bcd in[0]) |
     (~bcd in[3] & bcd in[2] & bcd in[1] & ~bcd in[0]) |
     (bcd in[3] & ~bcd in[2] & ~bcd in[1] & ~bcd in[0]) |
     ( bcd in[3] & ~bcd in[2] & ~bcd in[1] & bcd in[0])
     );
assign seg out[1] =
     (display on) &
     (~bcd in[3] & ~bcd in[2] & ~bcd in[1] & ~bcd in[0]) |
     (~bcd in[3] & ~bcd in[2] & bcd in[1] & ~bcd in[0]) |
     (~bcd in[3] & bcd in[2] & bcd in[1] & ~bcd in[0]) |
     ( bcd in[3] & ~bcd in[2] & ~bcd in[1] & ~bcd in[0])
     );
assign seg out[0] =
     (display on) &
     (~bcd in[3] & ~bcd in[2] & ~bcd in[1] & ~bcd in[0]) |
     (~bcd in[3] & ~bcd in[2] & bcd in[1] & ~bcd in[0]) |
     (\sim bcd in[3] \& \sim bcd in[2] \& bcd in[1] \& bcd in[0]) |
     (~bcd in[3] & bcd in[2] & ~bcd in[1] & bcd in[0]) |
```

```
(~bcd_in[3] & bcd_in[2] & bcd_in[1] & ~bcd_in[0]) |
( bcd_in[3] & ~bcd_in[2] & ~bcd_in[1] & ~bcd_in[0]) |
( bcd_in[3] & ~bcd_in[2] & ~bcd_in[1] & bcd_in[0])
);
```

endmodule

# tb svn seg module.txt

```
//
// lab3 : version 09/06/2012
// This file contains the test vectors for the
// 7 segment decoder
// The first column is the input display on signal
// The next four columns are the inputs: bcd in[3:0]
// The next 7 columns are the signals to the display:
// seg_out[6:0], representing the g,f,e,d,c,b,a segments.
// This needs to be 32 lines long to cover all possibilities
/* This is what they gave me, but I am going to just comment it all
out and then start over with my own generated file.
1 0000 0111111
1 0001 0110000
I basically copied this data from the excel sheet truth table and then
tr -d '\t' <test.txt >> tb svn seg decoder.txt
to strip it of the tab delimiters.
*/
1 0000 0111111
1 0001 0110000
1 0010 1011011
1 0011 1111001
1 0100 1110100
1 0101 1101101
1 0110 1101111
1 0111 0111000
1 1000 1111111
1 1001 1111101
1 1010 0000000
1 1011 0000000
1 1100 0000000
1 1101 0000000
1 1110 0000000
1 1111 0000000
0 0000 0000000
```